Bültmann & Gerriets
Testing Static Random Access Memories
Defects, Fault Models and Test Patterns
von Said Hamdioui
Verlag: Springer US
Reihe: Frontiers in Electronic Testing Nr. 26
Gebundene Ausgabe
ISBN: 978-1-4020-7752-4
Auflage: 2004
Erschienen am 31.03.2004
Sprache: Englisch
Format: 241 mm [H] x 160 mm [B] x 18 mm [T]
Gewicht: 535 Gramm
Umfang: 244 Seiten

Preis: 106,99 €
keine Versandkosten (Inland)


Dieser Titel wird erst bei Bestellung gedruckt. Eintreffen bei uns daher ca. am 12. November.

Der Versand innerhalb der Stadt erfolgt in Regel am gleichen Tag.
Der Versand nach außerhalb dauert mit Post/DHL meistens 1-2 Tage.

klimaneutral
Der Verlag produziert nach eigener Angabe noch nicht klimaneutral bzw. kompensiert die CO2-Emissionen aus der Produktion nicht. Daher übernehmen wir diese Kompensation durch finanzielle Förderung entsprechender Projekte. Mehr Details finden Sie in unserer Klimabilanz.
Klappentext
Inhaltsverzeichnis

Testing Static Random Access Memories covers testing of one of the important semiconductor memories types; it addresses testing of static random access memories (SRAMs), both single-port and multi-port. It contributes to the technical acknowledge needed by those involved in memory testing, engineers and researchers. The book begins with outlining the most popular SRAMs architectures. Then, the description of realistic fault models, based on defect injection and SPICE simulation, are introduced. Thereafter, high quality and low cost test patterns, as well as test strategies for single-port, two-port and any p-port SRAMs are presented, together with some preliminary test results showing the importance of the new tests in reducing DPM level. The impact of the port restrictions (e.g., read-only ports) on the fault models, tests, and test strategies is also discussed.
Features:
-Fault primitive based analysis of memory faults,
-A complete framework of and classification memory faults,
-A systematic way to develop optimal and high quality memory test algorithms,
-A systematic way to develop test patterns for any multi-port SRAM,
-Challenges and trends in embedded memory testing.



I Introductory.- 1 Introduction.- 2 Semiconductor memory architecture.- 3 Space of memory faults.- 4 Preparation for circuit simulation.- II Testing single-port and two-port SRAMs.- 5 Experimental analysis of two-port SRAMs.- 6 Tests for single-port and two-port SRAMs.- 7 Testing restricted two-port SRAMs.- III Testing p-port SRAMs.- 8 Experimental analysis of p-port SRAMs.- 9 Tests for p-port SRAMs.- 10 Testing restricted p-port SRAMs.- 11 Trends in embedded memory testing.- A Simulation results for two-port SRAMs.- A.1 Simulation results for opens.- A.2 Simulation results for shorts.- A.3 Simulation results for bridges.- B Simulation results for three-port SRAMs.- B.1 Simulation results for opens and shorts.- B.2 Simulation results for bridges.


andere Formate
weitere Titel der Reihe