Bültmann & Gerriets
Secured Hardware Accelerators for DSP and Image Processing Applications
von Anirban Sengupta
Verlag: Institution of Engineering & Technology
Reihe: Materials, Circuits and Device
Gebundene Ausgabe
ISBN: 978-1-83953-306-8
Erschienen am 07.01.2021
Sprache: Englisch
Format: 239 mm [H] x 163 mm [B] x 23 mm [T]
Gewicht: 816 Gramm
Umfang: 406 Seiten

Preis: 158,50 €
keine Versandkosten (Inland)


Jetzt bestellen und voraussichtlich ab dem 10. November in der Buchhandlung abholen.

Der Versand innerhalb der Stadt erfolgt in Regel am gleichen Tag.
Der Versand nach außerhalb dauert mit Post/DHL meistens 1-2 Tage.

158,50 €
merken
klimaneutral
Der Verlag produziert nach eigener Angabe noch nicht klimaneutral bzw. kompensiert die CO2-Emissionen aus der Produktion nicht. Daher übernehmen wir diese Kompensation durch finanzielle Förderung entsprechender Projekte. Mehr Details finden Sie in unserer Klimabilanz.
Klappentext
Biografische Anmerkung
Inhaltsverzeichnis

Written by an acknowledged expert in the field, this book focuses on approaches for designing secure hardware accelerators for digital signal processing and image processing. State-of-the art security and optimization algorithms are presented, and their roles in the design of secured hardware accelerators explored.



Anirban Sengupta is an associate professor in computer science and engineering at Indian Institute of Technology (I.I.T) Indore, India, where he directs the research lab on CAD for Consumer Electronics Hardware Device Security & Reliability. He has written over 235 publications. He is a distinguished lecturer and distinguished visitor of multiple IEEE Societies, an elected fellow of the British Computer Society and a fellow of the IET.




  • Chapter 1: Introduction: secured and optimized hardware accelerators for DSP and image processing applications

  • Chapter 2: Cryptography-driven IP steganography for DSP hardware accelerators

  • Chapter 3: Double line of defence to secure JPEG codec hardware for medical imaging systems

  • Chapter 4: Integrating multi-key-based structural obfuscation and low-level watermarking for double line of defence of DSP hardware accelerators

  • Chapter 5: Multimodal hardware accelerators for image processing filters

  • Chapter 6: Fingerprint biometric for securing hardware accelerators

  • Chapter 7: Key-triggered hash-chaining-based encoded hardware steganography for securing DSP hardware accelerators

  • Chapter 8: Designing a secured N-point DFT hardware accelerator using obfuscation and steganography

  • Chapter 9: Structural transformation-based obfuscation using pseudo-operation mixing for securing data-intensive IP cores


weitere Titel der Reihe